TMCnet News

TSMC Adopts Cadence Solutions for 16nm FinFET Library Characterization; Virtuoso Liberate Characterization Solution and Spectre Circuit Simulator together double the speed of characterization for 16nm FinFET libraries
[September 08, 2014]

TSMC Adopts Cadence Solutions for 16nm FinFET Library Characterization; Virtuoso Liberate Characterization Solution and Spectre Circuit Simulator together double the speed of characterization for 16nm FinFET libraries


(M2 PressWIRE Via Acquire Media NewsEdge) SAN JOSE, Calif. - Highlights: Output libraries meet TSMC's stringent accuracy targets for 16nm FinFET STA correlation 16nm FinFET v1.0 libraries characterized by Cadence solution are now deployed for production and STA tool certification 16nm FinFET library characterization tool setting available at TSMC-Online Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that TSMC has adopted Cadence solutions for 16nm FinFET library characterization. Developed in collaboration between Cadence and TSMC, the library characterization tool setting is available to TSMC customers for download on TSMC-Online. The setting is based on Cadence Virtuoso Liberate Characterization Solution and Spectre Circuit Simulator , and includes environment setup and sample templates for TSMC standard cells.



Utilizing native Spectre API integration, the combination of the Liberate solution and Spectre Circuit Simulator delivers superior convergence and accuracy, enabling mutual customers to speed up their library characterization cycle. In testing performed with TSMC, the combined Cadence characterization and simulation solution reduced the turnaround time by half for 16nm FinFET standard and complex cell-characterization cycles. As a result, TSMC has incorporated the Liberate solution with Spectre Circuit Simulator into its library characterization production flow for the latest 16nm FinFET libraries. Libraries characterized by the Cadence characterization solution were used in the 16nm FinFET v1.0 static timing analysis (STA) tool certification, including the Cadence Tempus(TM) Timing Signoff Solution and other STA tools. The reference kit gives TSMC customers the tools needed to enable re-characterization that addresses their specific design challenges with a consistent methodology that meets TSMC's stringent accuracy and performance requirements. The Liberate solution also continues to support third-party circuit simulators.

"Library characterization is an important part of 16nm FinFET collaboration with TSMC," said Tom Beckley, senior vice president, Custom IC & PCB Group at Cadence. "Through this collaboration, customers can benefit from improved throughput, accuracy and capacity required for 16nm FinFET library characterization." About Cadence Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and services is available here .


For more information, please contact: Cadence Newsroom 408-944-7039 [email protected] .

(c) 2014 M2 COMMUNICATIONS

[ Back To TMCnet.com's Homepage ]